



rd Sem (Regular) DEC EC-2011 (CSE, IT)

## **AUTUMN END SEMESTER EXAMINATION-2016**

3<sup>rd</sup> Semester B.Tech & B.Tech Dual Degree

## DEC

EC-2011

15 A 1 (v 1D v

(Regular-2015 Admitted Batch)

Time: 3 Hours

Full Marks: 60

Answer any Six questions including question No.1 which is compulsory.

The figures in the margin indicate full marks.

It is a property to give their converge in their own words as for as practice.

Candidates are required to give their answers in their own words as far as practicable and all parts of a question should be answered at one place only.

- 1. a) Show that  ${\bf UV'+UW+VW'=U+VW'}$ , where U,V and W are [1 × 10 Boolean variables.
  - b) Perform following arithmetic
    - (i) **BCD** addition(956+492)
    - (ii) (-14)-(-4) using 2'complement method
  - c) Differentiate between **Decoder** and **Demultiplexer** with examples.
  - d) Define 'Fan -In' and 'Fan-Out'.
  - e) Find the minimum number of Flip-Flops required to design a counter that counts in prime number (2,3,5,...N,2) where N<50.</li>
  - f) Draw the circuit diagram of CMOS NOR gate.
  - g) A **8-bit DAC** has a step size of 50mV.Determine full scale output voltage and percentage resolution.
  - h) With the help of a 4:1 MUX, implement a NOT gate.
  - i) Draw a **D FF** using JK FF.
  - j) Define 'positive logic system' and 'negative logic system'.

(1)

KIIT-U 2016 SOT Autumn End Semester Examination-2016

| 2.                                                      | a) | Expression using K-map and implement the minimized                                                                                                                                         | [4 | 6. | a)                                                      | Draw a logic diagram of a <b>4-bit PISO</b> Shift Register using <b>JK FF</b> and explain its operation.                                                                              |    | [4 |  |
|---------------------------------------------------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|--|
|                                                         | b) | expression using minimum number of NAND gate.<br>$F(A,B,C,D)=\Sigma m(2,3,6,9,12).\Sigma d(5,8,15)$                                                                                        |    |    | b)                                                      | Design a combinational circuit that converts <b>BCD</b> to <b>Excess-3</b> Code using minimum number of NAND gates.                                                                   | •. | [4 |  |
|                                                         |    | Design a JK FF using a D FF, a 2X1 MUX and a NOT gate.                                                                                                                                     | [4 |    | c)                                                      | Compare N-bit Ring Counter, Johnson Counter and Ripple Counter from modulous and decoding circuit point of view.                                                                      |    | [2 |  |
|                                                         | c) | State the difference between Mealy Model and Moore Model.                                                                                                                                  | [2 |    |                                                         |                                                                                                                                                                                       |    |    |  |
| 3.                                                      | a) | Design a 4:2 Priority Encoder such that the order of priority of the decimal inputs is given as $D_1 > D_0 > D_2 > D_3$ , where all                                                        | [4 | 7. | a)                                                      | With the help of a neat diagram explain the working of ECL OR/NOR gate.                                                                                                               |    | [4 |  |
|                                                         |    | Di's are inputs to the Priority Encoder.                                                                                                                                                   |    |    | b)                                                      | $Design \ an \ A synchronous \ \textbf{MOD-5} \ Up \ Counter \ using \ DFF \ only.$                                                                                                   | 11 | [4 |  |
|                                                         | b) | Design a 4-bit <b>look-ahead carry adder</b> and explain how does the look-ahead carry adder speeds up the addition process.                                                               | [4 |    | c)                                                      | Differentiate between 'error detecting' and 'error correcting' codes.                                                                                                                 | ļ  | [2 |  |
|                                                         | c) | 'XOR and XNOR gates can be used as a buffer as well as an inverter'. Justify.                                                                                                              | [2 |    |                                                         |                                                                                                                                                                                       |    |    |  |
|                                                         |    |                                                                                                                                                                                            |    | 8. | a)                                                      | Design a <b>2-bit Magnitude Comparator</b> using two 1-bit Magnitude Comparator and basic gates.                                                                                      | I  | [4 |  |
| 4.                                                      | a) | Design a synchronous sequential circuit using <b>Mealy Model</b> and <b>D FF</b> which produces an output an output $Z=1$ , when "1001" is detected. Assume Overlapping detection is used. | [6 |    | b)                                                      | With the help of a neat diagram, explain the working of a <b>TTL NAND</b> gate with Totem Pole output and also mention the advantage of this configuration over open-collector output | Į  | 4  |  |
|                                                         | d) | Draw and explain the operation of <b>Successive Approximation</b> type ADC.                                                                                                                | [4 |    | c)                                                      | Encode the 4- bit data 1000 into 7-bit Hamming Code                                                                                                                                   | [  | 2  |  |
|                                                         |    |                                                                                                                                                                                            |    |    |                                                         | - **** -                                                                                                                                                                              |    |    |  |
| 5.                                                      | a) | Design a <b>Synchronous Counter</b> that goes through the states <b>0,1,4,5,7,0,1,</b> using <b>D FF</b> .                                                                                 | [4 |    |                                                         | - ******* -                                                                                                                                                                           |    |    |  |
|                                                         | b) | Implement a <b>Full Subtractor</b> using a MUX having 2 select lines.                                                                                                                      | [4 |    |                                                         |                                                                                                                                                                                       |    |    |  |
|                                                         | c) | Convert (i) (1A53) <sub>16</sub> to decimal                                                                                                                                                | [2 |    |                                                         |                                                                                                                                                                                       |    |    |  |
|                                                         |    | (ii) (734) <sub>8</sub> to hexadecimal                                                                                                                                                     |    |    |                                                         |                                                                                                                                                                                       |    |    |  |
| (2) KHT-U 2016 SOT Autumn End Semester Examination-2016 |    |                                                                                                                                                                                            |    |    | (3) KIT-U 2016 SOT Autumn End Semester Examination-2016 |                                                                                                                                                                                       |    |    |  |